## POWER MANAGEMENT

## Description

The SC4520 is a current mode switching regulator with an integrated switch and an adjustable frequency with enable function. The integrated switch allows for costeffective, low power solutions with a peak switch current of 3 amps . An adjustable high frequency of 100 kHz to 600 kHz provides for fast dynamic response and instantaneous duty cycle adjustment as the input varies, making the device ideal for CPE applications where the input is a wall plug power. Low shutdown current also makes the this device an excellent choice for portable applications where conserving battery life is of prime concern.

## Features

- Wide operating voltage range: 4.4 V to 24 V
- Integrated 3 Amp switch
- 100 kHz to 600 kHz adjustable frequency operation
- Current mode control
- Precision enable threshold
- S0-8 EDP package. Lead-free product, fully WEEE and RoHS compliant


## Applications

- XDSL modems
- CPE equipment
- DC-DC point of load applications
- Portable equipment
- Digtial consumer electronics


## Typical Application Circuit



POWER MANAGEMENT

## Absolute Maximum Ratings

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. Exposure to Absolute Maximum rated conditions for extended periods of time may affect device reliability.

| Parameter | Symbol | Limits | Units |
| :---: | :---: | :---: | :---: |
| Input Supply Voltage | $\mathrm{V}_{\mathbb{N}}$ | -0.3 to +28 | V |
| Boost Pin Above $\mathrm{V}_{\text {sw }}$ | $\left(V_{\text {BST }}-V_{S W}\right)$ | 16 | V |
| Boost Pin Voltage | $\mathrm{V}_{\text {BST }}$ | -0.3 to +32 | V |
| EN Pin Voltage | $\mathrm{V}_{\text {EN }}$ | -0.3 to +24 | V |
| FB Pin Voltage | $\mathrm{V}_{\text {FB }}$ | -0.3 to +6 | V |
| FB Pin Current | $\mathrm{I}_{\text {FB }}$ | 1 | mA |
| FSET Pin Voltage | $\mathrm{V}_{\text {FSET }}$ | +3 | V |
| Thermal Impedance Junction to Ambient ${ }^{(1)}$ | $\theta_{\text {JA }}$ | 36.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature | $\mathrm{T}_{J}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering) 10 sec | $\mathrm{T}_{\text {LEAD }}$ | 300 | ${ }^{\circ} \mathrm{C}$ |
| ESD Rating (Human Body Model) | ESD | 2 | kV |

Note: (1) Minimum pad size.

## Electrical Characteristics

Unless specified: $\mathrm{V}_{\mathbb{N}}=12 \mathrm{~V}, \mathrm{~V}_{\text {comp }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=\mathrm{V}_{\mathbb{N}}+5 \mathrm{~V}$, $\mathrm{EN}=$ tied to $\mathrm{V}_{\mathbb{N}}, \mathrm{SW}=$ open.
$T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Input Voltage | $\mathrm{V}_{\mathbb{N}}$ |  |  |  | $24^{(1)}$ | V |
| Maximum Switch Current Limit | $\mathrm{I}_{\mathrm{SW}}$ |  | 3.0 |  |  | A |
| Oscillator Frequency | $\mathrm{f}_{\mathrm{OSC}}$ | $\mathrm{R}_{\mathrm{OSC}}=82.5 \mathrm{k} \Omega$ | 250 | 300 | 350 | kHz |
| Oscillator Frequency Range | $\mathrm{f}_{\mathrm{OSC}}$ |  | 100 |  | 600 | kHz |
| Switch On Voltage Drop | $\mathrm{V}_{\mathrm{D}(\mathrm{SW})}$ | $\mathrm{I}_{\mathrm{SW}}=3 \mathrm{~A}$ |  | 220 |  | mV |
| $\mathrm{V}_{\mathbb{N}}$ Undervoltage Lockout | $\mathrm{V}_{\mathrm{UVLO}}$ |  |  | 3.9 | 4.4 | V |
| $\mathrm{~V}_{\mathbb{N}}$ UVLO Hysteresis | $\mathrm{V}_{\text {HYST }}$ |  | 60 |  | mV |  |
| $\mathrm{V}_{\mathbb{N}}$ Supply Current | $\mathrm{I}_{\mathrm{Q}}$ | $\mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V}$ |  | 3 | 5.5 | mA |
| Standby Current | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | 250 |  | $\mu \mathrm{~A}$ |  |

## POWER MANAGEMENT

## Electrical Characteristics (Cont.)

Unless specified: $\mathrm{V}_{\mathbb{I N}}=12 \mathrm{~V}, \mathrm{~V}_{\text {comp }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=\mathrm{V}_{\mathbb{I N}}+5 \mathrm{~V}$, $\mathrm{EN}=$ tied to $\mathrm{V}_{\mathbb{N}}, \mathrm{SW}=$ open.
$T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FB Input Current | $I_{\text {FB }}$ |  |  | -0.25 | -1 | $\mu \mathrm{A}$ |
| Feedback Voltage |  |  | 0.784 | 0.8 | 0.816 | V |
| Feedback Voltage Line Regulation |  | $4.4 \mathrm{~V}<\mathrm{V}_{\mathbb{N}}<24 \mathrm{~V}^{(1)}$ |  | +3 |  | $\mathrm{mV} / \mathrm{N}$ |
| FB to $\mathrm{V}_{\text {comp }}$ Voltage Gain ${ }^{(2)}$ |  | $0.9 \mathrm{~V} \leq \mathrm{V}_{\text {COMP }} \leq 2.0 \mathrm{~V}$ | 150 | 350 |  | V/N |
| FB to $V_{\text {comp }}$ Transconductance ${ }^{(2)}$ |  | $\Delta \mathrm{I}_{\text {COMP }}= \pm 10 \mu \mathrm{~A}$ | 500 | 850 | 1300 | $\mu \mathrm{Mho}$ |
| $\mathrm{V}_{\text {comp }}$ Pin Source Current |  | $\mathrm{V}_{\mathrm{FB}}=0.6 \mathrm{~V}$ |  | 70 | 110 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {comp }}$ Pin Sink Current |  | $\mathrm{V}_{\mathrm{FB}}=1.0 \mathrm{~V}$ |  | -70 | -110 | $\mu \mathrm{A}$ |
| $V_{\text {сомр }}$ Pin to Switch Current <br> Transconductance |  | $\mathrm{V}_{\text {СомP }}=1.25 \mathrm{~V}$ |  | 4.3 |  | A/N |
| $\mathrm{V}_{\text {COMP }}$ Pin Maximum <br> Switching Threshold |  | Duty cycle $=0 \%$ |  | 0.6 |  | V |
| $\mathrm{V}_{\text {comp }}$ OCP Threshold |  | $\mathrm{V}_{\text {comp }}$ rising |  | 2 |  | V |
| $\mathrm{V}_{\text {comp }}$ Hiccup Retry Threshold |  | $\mathrm{V}_{\text {comp }}$ falling |  | 0.25 |  | V |
| Maximum Switch Duty Cycle |  | $\begin{gathered} V_{\text {сомP }}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{SW}}=400 \mathrm{~mA}, \\ R_{\mathrm{osc}}=0 \end{gathered}$ | 85 |  |  | \% |
| Minimum Boost Voltage Above Switch ${ }^{(2)}$ |  |  |  | 2.7 |  | V |
| Boost Current |  | $\mathrm{I}_{\mathrm{sw}}=1 \mathrm{~A}$ |  | 10 | 15 | mA |
|  |  | $\mathrm{I}_{\text {sw }}=3 \mathrm{~A}$ |  | 30 | 45 |  |
| Enable Input Threshold Voltage | $\mathrm{V}_{\text {ETH }}$ |  | 1.1 | 1.3 | 1.5 | V |
| Enable Output Bias Current | $\mathrm{I}_{\text {EOL }}$ | $\mathrm{EN}=50 \mathrm{mV}$ below threshold |  | 8 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {EOH }}$ | $\mathrm{EN}=50 \mathrm{mV}$ below threshold |  | 10 |  | $\mu \mathrm{A}$ |

## Notes:

(1) The required minimum input voltage for a regulated output depends on the output voltage and load condition.
(2) Guaranteed by design.

SC4520

POWER MANAGEMENT

Pin Configurations


## Ordering Information

| Part Number ${ }^{(1)(2)}$ | Package |
| :---: | :---: |
| SC4520SETRT | SO-8 EDP |
| SC4520EVB | EVALUATION BOARD |

Notes:
(1) Only available in tape and reel packaging. A reel contains 2500 devices.
(2) Lead-free product. This product is WEEE and RoHS compliant.

Pin Descriptions

| Pin \# | Pin Name | Pin Function |
| :---: | :---: | :--- |
| 1 | BST | This pin provides power to the internal NPN switch. The minimum turn on voltage for this switch <br> is 2.7V. |
| 2 | IN | Pin IN delivers all power required by control and power circuitry. This pin sees high di/dt during <br> switching. A decoupling capacitor should be attached to this pin as close as possible. |
| 3 | SW | Pin SW is the emitter of the internal switch. The external freewheeling diode should be connected <br> as close as possible to this pin. |
| 4 | GND | All voltages are measured with respect to this pin. The decoupling capacitor and the freewheeling <br> diode should be connected to GND as short as possible. |
| 5 | EN | This is the chip enable input. The regulator is switched on if EN is high, and it is off if EN is low. <br> The regulator is in standby mode when EN is low, and the input supply current is reduced to a few <br> microamperes. |
| 7 | FB | Feedback input for adjustable output controllers. |
| 8 | FSET | This is the output of the internal error amplifier and input of the peak current comparator. A <br> compensation network is connected to this pin to achieve the specified performance. |
| - | Frequency setting pin. An external resistor connected from this pin to GND, sets the oscillator <br> frequency. |  |
| THERMAL | Pad for heatsinking purposes. Connect to ground plane using multiple vias. Not connected <br> internally. |  |

POWER MANAGEMENT
Block Diagram


Typical Characteristic - OCP Limit


## POWER MANAGEMENT

## Application Information

The SC4520 is a current mode buck converter regulator. SC4520 has an internal fixed-frequency clock. The SC4520 uses two feedback loops that control the duty cycle of the internal power switch. The error amplifier functions like that of the voltage mode converter. The output of the error amplifier works as a switch current reference. This technique effectively removes one of the double poles in the voltage mode system. With this, it is much simpler to compensate a current mode converter to have better performance. The current sense amplifier in the SC4520 monitors the switch current during each cycle. Overcurrent protection (OCP) is triggered when the current limit exceeds the upper limit of 3A, detected by a voltage on COMP greater than about 2V. When an OCP fault is detected, the switch is turned off and the external COMP capacitor is discharged at the rate of $d v / d t=3 \mu A /$ $\mathrm{C}_{\text {comp }}$. Once the COMP voltage has fallen below 250 mV , the part enters a normal startup cycle. $\mathrm{C}_{\text {comp }}$ is the total capacitance value attached to COMP. In the case of sustained overcurrent or dead-short, the part will continually cycle through the retry sequence as described above, at a rate dependent on the value of Ccomp. During start up, the voltage on COMP rises roughly at the rate of $\mathrm{dv} / \mathrm{dt}=120 \mu \mathrm{~A} / \mathrm{C}_{\text {comp }}$. Therefore, the retry time for a sustained overcurrent can be approximately calculated as:

$$
\mathrm{T}_{\text {retry }}=\mathrm{C}_{\text {comp }} \bullet \frac{2 \mathrm{~V}}{120 \mathrm{uA}}+\mathrm{C}_{\text {comp }} \bullet \frac{2 \mathrm{~V}}{3 \mathrm{uA}}
$$

Figure 1 shows the voltage on COMP during a sustained overcurrent condition.


Figure 1. Voltage on COMP for Startup and OCP

## Enable

Pulling and holding the EN pin below 0.4 V activates the shut down mode of the SC4520 which reduces the input supply current to less than $150 \mu \mathrm{~A}$. During the shut down mode, the switch is turned off. The SC4520 is turned on if the EN pin is pulled high.

## Oscillator

The external resistor connected to the FSET pin sets the PWM frequency from 100 kHz to 600 kHz .


## UVLO

When the EN pin is pulled and held above 1.8 V , the voltage on Pin IN determines the operation of the SC4520. As $V_{\text {IN }}$ increases during power up, the internal circuit senses $\mathrm{V}_{\text {IN }}$ and keeps the power transistor off until $\mathrm{V}_{\text {IN }}$ reaches 4.4V.

## Load Current

The peak current $I_{\text {PEAK }}$ in the switch is internally limited. For a specific application, the allowed load current $I_{\text {omax }}$ will change if the input voltage drifts away from the original design as given for continuous current mode:

$$
I_{\text {омах }}=3-\frac{V_{\mathrm{O}} \cdot(1-\mathrm{D})}{2 \cdot L \cdot f_{s}}
$$

Where:
$\mathrm{f}_{\mathrm{s}}=$ switching frequency,
$\mathrm{V}_{0}=$ output voltage and
$\mathrm{D}=$ duty ratio, $\mathrm{V}_{0} / \mathrm{V}_{\mathrm{IN}}$
$\mathrm{V}_{\mathrm{IN}}=$ input voltage.

## POWER MANAGEMENT

## Application Information (Cont.)

Figure 2 shows the theoretical maximum load current for the specific cases. In a real application, however, the allowed maximum load current also depends on the layout and the air cooling condition. Therefore, the maximum load current may need to be degraded according to the thermal situation of the application.


Figure 2. Theoretical maximum load current curves

## Inductor Selection

The factors for selecting the inductor include its cost, efficiency, size and EMI. For a typical SC4520 application, the inductor selection is mainly based on its value, saturation current and DC resistance. Increasing the inductor value will decrease the ripple level of the output voltage while the output transient response will be degraded. Low value inductors offer small size and fast transient responses while they allow large ripple currents, poor efficiencies and require more output capacitance for low output ripple. The inductor should be able to handle the peak current without saturating and its copper resistance in the winding should be as low as possible to minimize its resistive power loss. A good trade-off among its size, loss and cost is to set the inductor ripple current to be within $15 \%$ to $30 \%$ of the maximum output current.

The inductor value can be determined according to its operating point under its continuous mode and the switching frequency as follows:

$$
\mathrm{L}=\frac{\mathrm{V}_{\mathrm{O}} \cdot\left(\mathrm{~V}_{\mathrm{I}}-\mathrm{V}_{\mathrm{O}}\right)}{\mathrm{V}_{\mathrm{I}} \cdot \mathrm{f}_{\mathrm{s}} \cdot \delta \cdot \mathrm{I}_{\mathrm{OMAX}}}
$$

Where:
fs = switching frequency,
$\delta=$ ratio of the peak to peak inductor current to the
output load current and
$\mathrm{V}_{0}=$ output voltage.
The peak to peak inductor current is:

$$
\mathrm{I}_{\mathrm{p}-\mathrm{p}}=\delta \bullet \mathrm{I}_{\mathrm{OMAX}}
$$

After the required inductor value is selected, the proper selection of the core material is based on the peak inductor current and efficiency specifications. The core must be able to handle the peak inductor current $I_{\text {PEAK }}$ without saturation and produce low core loss during the high frequency operation.

$$
\mathrm{I}_{\text {PEAK }}=\mathrm{I}_{\mathrm{OMAX}}+\frac{\mathrm{I}_{\mathrm{p}-\mathrm{p}}}{2}
$$

The power loss for the inductor includes its core loss and copper loss. If possible, the winding resistance should be minimized to reduce inductor's copper loss. The core must be able to handle the peak inductor current $I_{\text {pEAK }}$ without saturation and produce low core loss during the high frequency operation. The core loss can be found in the manufacturer's datasheet. The inductor's copper loss can be estimated as follows:

$$
\mathrm{P}_{\text {COPPER }}=\mathrm{I}^{2}{ }_{\text {LRMS }} \cdot \mathrm{R}_{\text {WINDING }}
$$

Where:
$\mathrm{I}_{\text {LRMS }}$ is the RMS current in the inductor. This current can be calculated as follows:

$$
\mathrm{I}_{\mathrm{LRMS}}=\mathrm{I}_{\mathrm{OMAX}} \cdot \sqrt{1+\frac{1}{12} \cdot \delta^{2}}
$$

## Output Capacitor Selection

Basically there are two major factors to consider in selecting the type and quantity of the output capacitors. The first one is the required ESR (Equivalent Series Resistance) which should be low enough to reduce the output voltage deviation during load changes. The second one is the required capacitance, which should be high enough to hold up the output voltage. Before the SC4520 regulates the inductor current to a new value during a

## POWER MANAGEMENT

## Application Information (Cont.)

load transient, the output capacitor delivers all the additional current needed by the load. The ESR and ESL of the output capacitor, the loop parasitic inductance between the output capacitor and the load combined with inductor ripple current are all major contributors to the output voltage ripple. Surface mount ceramic capacitors are recommended.

## Input Capacitor Selection

The input capacitor selection is based on its ripple current level, required capacitance and voltage rating. This capacitor must be able to provide the ripple current drawn by the converter. For the continuous conduction mode, the RMS value of the input capacitor current $I_{\text {CIN(RMS) }}$ can be calculated from:

$$
\mathrm{I}_{\mathrm{CIN}(\mathrm{RMS})}=\mathrm{I}_{\mathrm{OMAX}} \cdot \sqrt{\frac{\mathrm{~V}_{\mathrm{O}} \cdot\left(\mathrm{~V}_{\mathrm{I}}-\mathrm{V}_{\mathrm{O}}\right)}{\mathrm{V}_{\mathrm{I}}^{2}}}
$$

This current gives the capacitor's power loss through its $\mathrm{R}_{\mathrm{CIN(ESR)}}$ as follows:

$$
\mathrm{P}_{\mathrm{CIN}}=\mathrm{I}^{2} \mathrm{CIN}(\mathrm{RMS}) \bullet \mathrm{R}_{\mathrm{CIN}(\mathrm{ESR})}
$$

The input ripple voltage mainly depends on the input capacitor's ESR and its capacitance for a given load, input voltage and output voltage. Assuming that the input current of the converter is constant, the required input capacitance for a given voltage ripple can be calculated by:

$$
\mathrm{C}_{\mathrm{IN}}=\mathrm{I}_{\mathrm{OMAX}} \cdot \frac{\mathrm{D} \cdot(1-\mathrm{D})}{\mathrm{fs} \cdot\left(\Delta \mathrm{~V}_{1}-\mathrm{I}_{\text {OMAX }} \cdot \mathrm{R}_{\mathrm{CIN}(\text { ESR })}\right)}
$$

Where:
$\Delta \mathrm{V}_{1}=$ the given input voltage ripple.
Because the input capacitor is exposed to the large surge current, attention is needed for the input capacitor. If tantalum capacitors are used at the input side of the converter, one needs to ensure that the RMS and surge ratings are not exceeded. For generic tantalum capacitors, it is suggested to derate their voltage ratings at a ratio of about two to protect these input capacitors.

## Boost Capacitor and its Supply Source Selection

The boost capacitor selection is based on its discharge ripple voltage, worst case conduction time and boost current. The worst case conduction time $\mathrm{T}_{\mathrm{w}}$ can be estimated as follows:

$$
\mathrm{T}_{\mathrm{W}}=\frac{1}{\mathrm{f}_{\mathrm{s}}} \cdot \mathrm{D}_{\max }
$$

Where:
$f_{s}=$ the switching frequency and
Dmax $=$ maximum duty ratio, 0.85 for the SC4520.
The required minimum capacitance for the boost capacitor will be:

$$
\mathrm{C}_{\mathrm{boost}}=\frac{\mathrm{I}_{\mathrm{B}}}{\mathrm{~V}_{\mathrm{D}}} \cdot \mathrm{~T}_{\mathrm{W}}
$$

Where:
$I_{B}=$ the boost current and
$V_{D}=$ discharge ripple voltage.
With $f_{s}=600 \mathrm{kHz}, \mathrm{V}_{\mathrm{D}}=0.5 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{B}}=0.045 \mathrm{~A}$, the required minimum capacitance for the boost capacitor is:

$$
C_{\text {boost }}=\frac{I_{B}}{V_{D}} \cdot \frac{1}{f_{s}} \cdot D_{\max }=\frac{0.045}{0.5} \cdot \frac{1}{600 k} \cdot 0.85=128 n F
$$

The internal driver of the switch requires a minimum 2.7 V to fully turn on that switch to reduce its conduction loss. If the output voltage is less than 2.7 V , the boost capacitor can be connected to either the input side or an independent supply with a decoupling capacitor. But the Pin BST should not see a voltage higher than its maximum rating.

## Freewheeling Diode Selection

This diode conducts during the switch's off-time. The diode should have enough current capability for full load and short circuit conditions without any thermal concerns. Its maximum repetitive reverse block voltage has to be higher than the input voltage of the SC4520. A low forward conduction drop is also required to increase the overall efficiency. The freewheeling diode should be turned on and off fast with minimum reverse recovery because the SC4520 is designed for high frequency applications. SS23 Schottky rectifier is recommended for certain applications. The average current of the diode, $I_{D-A V G}$ can be calculated by:

$$
I_{D-A V G}=I_{\text {omax }} \cdot(I-D)
$$

## POWER MANAGEMENT

## Application Information (Cont.)

## Thermal Considerations

There are three major power dissipation sources for the SC4520. The internal switch conduction loss, its switching loss due to the high frequency switching actions and the base drive boost circuit loss. These losses can be estimated as:

$$
P_{\text {total }}=I_{o}^{2} \cdot R_{\text {on }} \cdot D+10.8 \cdot 10^{-3} \cdot I_{o} \cdot V_{1}+\frac{10}{1000} \cdot I_{0} \cdot D \cdot\left(V_{\text {boost }}\right)
$$

Where:
$\mathrm{I}_{\mathrm{o}}=$ load current;
$\mathrm{R}_{\mathrm{on}}=$ on-equivalent resistance of the switch;
$\mathrm{V}_{\text {Boost }}=$ input voltage or output based on the boost circuit connection.
The junction temperature of the SC4520 can be further determined by:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\theta_{\mathrm{JA}} \cdot \mathrm{P}_{\text {total }}
$$

$\theta_{J A}$ is the thermal resistance from junction to ambient. Its value is a function of the IC package, the application layout and the air cooling system.

The freewheeling diode also contributes a significant portion of the total converter loss. This loss should be minimized to increase the converter efficiency by using Schottky diodes with low forward drop $\left(V_{F}\right)$.

$$
\mathrm{P}_{\text {diode }}=\mathrm{V}_{\mathrm{F}} \cdot \mathrm{I}_{\mathrm{O}} \cdot(1-\mathrm{D})
$$

## Loop Compensation Design

The SC4520 has an internal error amplifier and requires a compensation network to connect between the COMP pin and GND pin as shown in Figure 3. The compensation network includes C4, C5 and R3. R1 and R2 are used to program the output voltage according to:

$$
V_{0}=1.2 \cdot\left(1+\frac{R_{1}}{R_{2}}\right)
$$

Assuming the power stage ESR (equivalent series resistance) zero is an order of magnitude higher than the closed loop bandwidth, which is typically one tenth of the switching frequency, the power stage control to output transfer function with the current loop closed (Ridley model) for the SC4520 will be as follows:

$$
\mathrm{G}_{\mathrm{VD}}(\mathrm{~s})=\frac{4.3 \cdot \mathrm{R}_{\mathrm{L}}}{1+\frac{\mathrm{s}}{\frac{1}{\mathrm{R}_{\mathrm{L}} \cdot \mathrm{C}}}}
$$

Where:
$R_{L}$ - Load and
C - Output capacitor.
The goal of the compensation design is to shape the loop to have a high DC gain, high bandwidth, enough phase margin, and high attenuation for high frequency noises. Figure 3 gives a typical compensation network which offers 2 poles and 1 zero to the power stage:


Figure 3. Compensation network provides 2 poles and 1 zero.

The compensation network gives the following characteristics:

$$
G_{\text {COMP }}(s)=\omega_{1} \cdot \frac{1+\frac{s}{\omega_{z}}}{s \cdot\left(1+\frac{s}{\omega_{\mathrm{P} 2}}\right)} \cdot g_{\mathrm{m}} \cdot \frac{R_{2}}{R_{1}+R_{2}}
$$

Where:

$$
\begin{aligned}
\omega_{1} & =\frac{1}{\mathrm{C}_{4}+\mathrm{C}_{5}} \\
\omega_{\mathrm{Z}} & =\frac{1}{\mathrm{R}_{3} \cdot \mathrm{C}_{4}} \\
\omega_{\mathrm{P} 2} & =\frac{\mathrm{C}_{4}+\mathrm{C}_{5}}{\mathrm{R}_{3} \cdot \mathrm{C}_{4} \cdot \mathrm{C}_{5}}
\end{aligned}
$$

The loop gain will be given by:
$T(s)=G_{C O M P}(s) \cdot G_{V D}(s)=3.655 \cdot 10^{-3} \cdot \frac{R_{L}}{C_{4}} \cdot \frac{R_{2}}{R_{1}+R_{2}} \cdot \frac{1}{s} \frac{1+\frac{s}{\omega_{Z}}}{\left(1+\frac{s}{\omega_{\mathrm{P} 1}}\right) \cdot\left(1+\frac{\mathrm{s}}{\omega_{\mathrm{P} 2}}\right)}$
Where:

$$
\omega_{\mathrm{p} 1}=\frac{1}{\mathrm{R}_{\mathrm{L}} \cdot \mathrm{C}}
$$

## POWER MANAGEMENT

## Application Information (Cont.)

One integrator is added at origin to increase the DC gain. $\omega_{z}$ is used to cancel the power stage pole $\omega_{\mathrm{p}_{1}}$ so that the loop gain has $-20 \mathrm{~dB} / \mathrm{dec}$ rate when it reaches OdB line. $\omega_{\mathrm{P} 2}$ is placed at half switching frequency to reject high frequency switching noises. Figure 4 gives the asymptotic diagrams of the power stage with current loop closed and its loop gain.


Figure 4. Asymptotic diagrams of power stage with current loop closed and its loop gain.

The design guidelines for the SC4520 applications are as following:

1. Set the loop gain crossover corner frequency $\omega_{\mathrm{c}}$ for given switching corner frequency $\omega_{c}=2 \pi f_{c}$
2. Place an integrator at the origin to increase DC and low frequency gains.
3. Select $\omega_{z}$ such that it is placed at $\omega_{\text {p } 1}$ to obtain a $-20 \mathrm{~dB} / \mathrm{dec}$ rate to go across the OdB line.
4. Place a high frequency compensator pole $\omega_{\mathrm{p} 2}\left(\omega_{\mathrm{p} 2}=\pi \mathrm{f}_{\mathrm{s}}\right)$ to get the maximum attenuation of the switching ripple and high frequency noise with the adequate phase lag at $\omega_{\mathrm{c}}$.

## Layout Guidelines:

In order to achieve optimal electrical and thermal performance for high frequency converters, special attention must be paid to the PCB layouts. The goal of layout optimization is to identify the high di/dt loops and minimize them. The following guidelines should be used to ensure proper operation of the converters.

1. A ground plane is suggested to minimize switching noises and trace losses and maximize heat transferring.
2. Start the PCB layout by placing the power components first. Arrange the power circuit to achieve a clean power flow route. Put all power connections on one side of the PCB with wide copper filled areas if possible.
3. The $\mathrm{V}_{\mathrm{IN}}$ bypass capacitor should be placed next to the $\mathrm{V}_{\mathrm{IN}}$ and GND pins.
4. The trace connecting the feedback resistors to the output should be short, direct and far away from any noise sources such as switching node and switching components.
5. Minimize the loop including input capacitor, the SC4520 and freewheeling diode $D_{2}$. This loop passes high di/dt current. Make sure the trace width is wide enough to reduce copper losses in this loop.
6. Maximize the trace width of the loop connecting the inductor, freewheeling diode $\mathrm{D}_{2}$ and the output capacitor.
7. Connect the ground of the feedback divider and the compensation components directly to the GND pin of the SC4520 by using a separate ground trace.
8. Connect Pin 4 to a large copper area to remove the IC heat and increase the power capability of the SC4520. A few feedthrough holes are required to connect this large copper area to a ground plane to further improve the thermal environment of the SC4520. The traces attached to other pins should be as wide as possible for the same purpose.

## POWER MANAGEMENT

## Application Information (Cont.)

Design Example: 16 V to 5 V at 2 A


| Bill of Materials |  |  |  |  |
| :---: | :---: | :--- | :--- | :--- |
| Item | Qty | Reference | Value | Part No./Manufacturer |
| 1 | 1 | C1 | $0.22 \mathrm{uF}, 25 \mathrm{~V}, 0805$, X7R | Vishay |
| 2 | 2 | C2, C3 | $10 \mathrm{u}, 1210$, X5R, 25V | Panasonic |
| 3 | 1 | C4 | $3.3 \mathrm{n}, 0805$, X7R, 25V | Vishay |
| 4 | 1 | C5 | 180 pF |  |
| 5 | 1 | D1 | 1 N 4148 WS, SOD-323 |  |
| 6 | 1 | D2 | SS33 | Fairchild P/N: SS33 |
| 7 | 1 | L1 | 8.2 uH | COOPER P/N:DR125-8R2 |
| 8 | 1 | R1 | 52.3 K |  |
| 9 | 1 | R2 | 10 k |  |
| 10 | 1 | R3 | 3.4 k |  |
| 11 | 1 | R4 | 4.75 k |  |
| 12 | 1 | Rosc | 0 | Semtech |
| 13 | 1 | U1 |  |  |
| Unless specified, all resistors have 1\% precision with 0603 package. |  |  |  |  |
| Resistors are +/-1\% and all capacitors are +/-20\% |  |  |  |  |

POWER MANAGEMENT

## Outline Drawing - SOIC-8L EDP



Land Pattern - SOIC-8L EDP


Contact Information

## Semtech Corporation

Power Management Products Division
200 Flynn Road, Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804

